## **Electronic System Level Design**

# **Assignment 2**, 2017-5-23

## **Design 1: Half and Full Adders**

#### **Abstract**

Implement a half-adder, then use two (2) half-adders to implement a full adder. Then synthesize the full adder using Cadence CTOS.

Please read carefully. All outputs required are described in the text. Five (5) points will be taken for each bug, missing required output and behavior.

# The half-adder SC\_METHOD module

## Description

1. A half-adder schematic is given below



2. Use above schematic as the specification and implement a SC\_MODULE with a SC\_METHOD process. All input and output ports are named exactly the same as in the schematic.

# The full-adder SC METHOD module

#### **Description**

1. A full-adder schematic is given below



2. Use above schematic as the specification and implement a SC\_MODULE with a SC\_METHOD process. You must instantiate two (2) half-adders developed above to implement this full-adder. Again all input and output ports are named exactly the same as in the schematic.  $C_{in}$  should be named Cout.

#### sc\_main

#### Description

- 1. Create a test suite, i.e. sc main, that
  - Instantiate both half-adder and full-adder modules
  - Provide all possible input combinations to these modules, i.e. 4
     input vectors to the half-adder and 8 input vectors to the full-adder.
  - Create a trace file named RESULT.vcd. And trace ports in following order:
    - ▶ Half-adder A
    - ▶ Half-adder B
    - ▶ Half-adder Sum
    - ▶ Half-adder Carry
    - ▶ Full-adder A
    - ▶ Full-adder B
    - ▶ Full-adder Cin
    - ▶ Full-adder s
    - ▶ Full-adder Cout

#### Makefile

A makefile, or Makefile, must be provided

## **Synthesize with CTOS**

A fa.tcl CTOS script file is provided. Please use the script to make sure C2Silicon can successfully synthesize your code.

#### NOTE:

- 1) #ifndef HA\_H class redefine prevention technique must be used in the header file.
- 2) Each design uses one directory to not mingle two designs together.

# **Design 2: Finite Impulse Response Digital Filter**

#### **Abstract**

Implement a 16<sup>th</sup>-order discrete-time Finite Impulse Response (FIR) digital filter, in 50MHz clock. Then synthesize the filter using Cadence CTOS.

Please read carefully. All outputs required are described in the text. Five (5) points will be taken for each bug, missing required output and behavior.

# The 16<sup>th</sup>-order FIR module with a SC\_CTHREAD process <u>Description</u>

3. A schematic of  $N^{th}$ -order discrete-time FIR filter is given below



- 4. Use above schematic as the specification and implement a non-pipeline  $16^{th}$ -order FIR filter, in SC\_MODULE with a SC\_CTHREAD process
- 5. The input port is named x and its data type is sc uint<32>
- 6. The output port is named y and its data type is sc\_uint<32>
- 7. The clock port is named clk. The reset pin is named rst
- 8. Let us implement a *Moving Average Filter*, a.k.a. *boxcar filter*, where all  $b_i = 1/(N+1)$ . Therefore in this case  $b_i = 1/17 \approx 0.05882353$
- 9. Let us use a fixed point system of wl=32 and iwl=16 for all computations. Then  $b_i = 0 \times 00000 \text{FOF}$ . However, this is just to explain how you going to set  $b_i$  values in the module. Notice that in your code there is no need to use fixed point data types.
- 10. You need to implement the asynchronous reset behavior, in which all delays are reset to 0.

## sc\_main

# Description

- 2. Create a test suite, i.e. sc main, that
  - Instantiate the FIR module
  - Provide 64 data inputs to the module
  - Create a trace file named RESULT.vcd. And trace ports in following order:
    - clk
    - rst
    - **X**
    - y

#### makefile

A makefile, or Makefile, must be provided

# **Synthesize with CTOS**

A filter.tcl CTOS script file is provided. Please use the script to make sure C2Silicon can successfully synthesize your code.

NOTE: please tar two designs into one compressed file to turn in.

<u>Please</u> turn in the source codes only and makefile. Do not turn in the executable.

#### Due date

17:00, June 6, 2017

**Score weight** (towards the final grade) 10%